Part Number Hot Search : 
TDA750 0015800 60009 ST1S09PU GE5N20V 81487EIB BUY81 HIP6007
Product Description
Full Text Search
 

To Download A6841SA-T Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
The merging of low-power CMOS logic and bipolar output power drivers permit the A6841 integrated circuits to be used in a wide variety of peripheral power driver applications. Each device has an eight-bit CMOS shift register and CMOS control circuitry, eight CMOS data latches, and eight bipolar current-sinking Darlington output drivers. The 500 mA NPN Darlington outputs, with integral transient-suppression diodes, are suitable for use with relays, solenoids, and other inductive loads. All package variations of the A6841 offer premium performance with a minimum output-breakdown voltage rating of 50 V (35 V sustaining). All drivers can be operated with a split supply where the negative supply is up to -20 V. Package LW 18-pin Wide Body SOIC The CMOS inputs are compatible with standard CMOS logic levels. TTL circuits may require the use of appropriate pull-up resistors. By using the serial data output, drivers can be cascaded for interface applications requiring additional drive lines. The A6841SA devices are furnished in a standard 18-pin plastic DIP. The A6841SLW device is available in an 18-lead SOIC package. A 20-pin SOIC version, A6841SLW-20 has improved thermal characteristics. The SOIC drivers are also available for operation to a temperature of -40C (part number suffix ELW). These devices are lead (Pb) free, with 100% matte tin plated leadframes.
Package A 18-pin DIP
Package LW-20 20-pin Wide Body SOIC
FEATURES
3.3 V to 5 V logic supply range Power on reset (POR) To 10 MHz data input rate CMOS, TTL compatible inputs -40C operation available Low-power CMOS logic and latches Schmitt trigger inputs for improved noise immunity High-voltage current-sink outputs Internal pull-up/pull down resistors Output transient-protection diodes Single or split supply operation
ABSOLUTE MAXIMUM RATINGS
Output Voltage VCE ..............................................................50 V VCE(SUS) (for inductiove load applications) .......35 V Logic Supply Voltage, VDD...................................7 V Emitter Supply Voltage, VEE.............................-20 V Input Voltage Range, VIN ..............-0.3 V to VDD +0.3 V Continuous Output Current (each output), IOUT ... 500 mA Package Power Dissipation, PD, see chart, page 6 Operating Temperature Range Ambient Temperature, TA ............-20C to +85C Storage Temperature, TS ..........-55C to +150C Caution: CMOS devices have input-static protection, but are susceptible to damage when exposed to extremely high static-electrical charges.
APPLICATIONS
Relays Solenoids Inductive loads
Use the following complete part numbers when ordering:
Part Number A6841SA-T A6841SLW-T A6841SLW-20-T A6841ELW-T A6841ELW-20-T Package 18-pin DIP 18-pin wide body SOIC 20-pin wide body SOIC (enhanced thermals) 18-pin wide body SOIC 20-pin wide body SOIC (enhanced thermals) Ambient -20C to +85C -20C to +85C -20C to +85C -40C to +85C -40C to +85C
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
Functional Block Diagram
C LOC K S E R IAL DAT A IN LOG IC G R OUND
V DD
LOG IC S UP P LY S E R IAL DAT A OUT S T R OB E
S E R IAL-P AR ALLE L S HIF T R E G IS T E R
LAT C HE S OUT P UT E NAB LE (AC T IV E LOW) MOS B IP OLAR VE E or P OWE R G R OUND VE E or P OWE R G R OUND S UB
OUT 1 OUT 2 OUT 3 OUT 4 OUT 5 OUT 6 OUT 7 OUT 8
K
Typical Input Circuits
VDD
Typical Output Driver
K OUT
STROBE OUTPUT ENABLE
VEE
SUB
VDD
CLOCK SERIAL DATA IN
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
2
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
voltage Vdd = 3.0 V to 5.5 V Characteristic
Output Leakage Current Output Sustaining Voltage Collector-Emitter Saturation Voltage Input Voltage Input Resistance Serial Data Output Voltage Maximum Clock Frequency2 Logic Supply Current Clamp Diode Leakage Current Clamp Diode Forward Voltage Output Enable-to-Output Delay Strobe-to-Output Delay Output Fall Time Output Rise Time Clock-to-Serial Data Out Delay
1Positive
ELECTRICAL CHARACTERISTICS1 Unless otherwise noted: TA = 25C, Vee = 0 V, logic supply operating
Vdd = 3.3 V Symbol
ICEX VCE(SUS) VCE(SAT) VIN(1) VIN(0) RIN VOUT(1) VOUT(0) fc IDD(1) IDD(0) Ir Vf tdis(BQ) ten(BQ) tp(STH-QL) tp(STH-QH) tf tr tp(CH-SQX) One output on, OE = L, ST = H All outputs off, OE = H, ST = H, P1 through P8 = L Vr = 50 V If = 350 mA VCC = 50 V, R1 = 500 , C1 30 pF VCC = 50 V, R1 = 500 , C1 30 pF VCC = 50 V, R1 = 500 , C1 30 pF VCC = 50 V, R1 = 500 , C1 30 pF VCC = 50 V, R1 = 500 , C1 30 pF VCC = 50 V, R1 = 500 , C1 30 pF IOUT = 200 A IOUT = -200 A IOUT = 200 A
Vdd = 5 V Typ.
- - - - - - - - 4.75 0.15 - - - - - - - - - - - 50
Test Conditions
VOUT = 50 V IOUT = 350 mA, L = 3 mH IOUT = 100 mA IOUT = 200 mA IOUT = 350 mA
Min.
- 35 - - - 2.2 - 50 2.8 - 10 - - - - - - - - - - -
Typ.
- - - - - - - - 3.05 0.15 - - - - - - - - - - - 50
Max. Min.
10 - 1.1 1.3 1.6 - 1.1 - - 0.3 - 2.0 100 50 2 1.0 1.0 1.0 1.0 1.0 1.0 - - 35 - - - 3.3 - 50 4.5 - 10 - - - - - - - - - - -
Max.
10 - 1.1 1.3 1.6 - 1.7 - - 0.3 - 2.0 100 50 2 1.0 1.0 1.0 1.0 1.0 1.0 -
Units
A V V V V V V k V V MHz mA A A V s s s s s s ns
(negative) current is defined as conventional current going into (coming out of) the specified device pin. 2Operation at a clock frequency greater than the specified minimum value is possible but not warranteed.
Truth Table
Serial Data Clock Input Input H L X Shift Register Contents I1 H L I2 I3 ... I8 R7 R7 R8 X P8 Serial Data Output R7 R7 R8 X P8 L H R1 R2 R3 ... P1 P2 P3 ... X
L = Low Logic Level H = High Logic Level X = Irrelevant P = Present State R = Previous State OE = Output Enable ST = Strobe
Latch Contents Strobe Input I1 I2 I3 ... I8
Output Enable Input
Output Contents I1 I2 I3 ... I8
R1 R2 ... R1 R2 ... X X ...
R1 R2 R3 ... X P1 P2 P3 ...
R8 P8 X L H P 1 P2 P3 ... P8 H H H ... H
X
X
...
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
3
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
Timing Requirements and Specifications
(Logic Levels are VDD and Ground)
C CLOCK A SERIAL DATA IN DATA
50%
B
50%
t p(CH-SQX) SERIAL DATA OUT D STROBE
50% 50%
DATA E
OUTPUT ENABLE
LOW = ALL OUTP UTS E NABLE D tp(STH-QH) tp(STH-QL)
90%
OUT N
DATA
10%
HIGH = ALL OUTP UTS BLANKE D (DIS ABLE D) OUTPUT ENABLE
50%
t en(BQ) tr t dis(BQ) OUT N
10%
tf
90% 50%
DATA
Key A B C D E
Description Data Active Time Before Clock Pulse (Data Set-Up Time) Data Active Time After Clock Pulse (Data Hold Time) Clock Pulse Width Time Between Clock Activation and Strobe Strobe Pulse Width
Symbol tsu(D) th(D) tw(CH) tsu(C) tw(STH)
Time (ns) 25 25 50 100 50
NOTE: Timing is representative of a 10 MHz clock. Higher speeds may be attainable; operation at high temperatures will reduce the specified maximum clock frequency. Powering-on with the inputs in the low state ensures that the registers and latches power-on in the low state (POR). Serial Data present at the input is transferred to the shift register on the logical 0 to logical 1 transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.
Information present at any register is transferred to the respective latch when the STROBE is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the OUTPUT ENABLE input be high during serial data entry. When the OUTPUT ENABLE input is high, all of the output buffers are disabled (OFF). The information stored in the latches or shift register is not affected by the OUTPUT ENABLE input. With the OUTPUT ENABLE input low, the outputs are controlled by the state of their respective latches.
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
4
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
Terminal List Table
Name VEE CLK DATA IN GND VDD DATA OUT ST OE K NC OUT8 OUT7 OUT6 OUT5 OUT4 OUT3 OUT2 OUT1 Description Power Ground to substrate Clock Serial Data In Logic Ground Logic Supply Serial Data Out, for cascading devices Strobe Output Enable (active low) Common to +VL , for inductive loads Not connected Sink Output 8 Sink Output 7 Sink Output 6 Sink Output 5 Sink Output 4 Sink Output 3 Sink Output 2 Sink Output 1 Pin 18-pin 1, 9 2 3 4 5 6 7 8 10 - 11 12 13 14 15 16 17 18 20-pin 1, 9 2 3 4 5 6 7 8 12 10, 11 13 14 15 16 17 18 19 20
Allowable Package Power Dissipation, PD
2.5
2.0
18-P IN DIP , R JA = 60C /W 20-LE AD S OIC , R JA = 70C /W
P OWE R DIS S IP A T ION (W)
18-LE AD S OIC , R JA = 80C /W
1.5
1.0
0.5
0 25 50 75 100 125 A MB IE NT T E MP E R A T UR E ( C ) 150
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
5
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
Package LW
(18-pin Wide Body SOIC)
1
18
Package LW[TBD] (20-pin Wide Body SOIC)
Package A
(18-pin DIP)
VEE CLOCK SERIAL DATA IN LOGIC GROUND LOGIC SUPPLY SERIAL DATA OUT STROBE OUTPUT ENABLE VEE 1 2 3 4 5 6 7 8 9 ST OE VDD 18 SUB CLK SHIFT REGISTER 17 16 LATCHES 15 14 13 12 11 10 SUB OUT 1 OUT 2 OUT 3 OUT 4 OUT 5 OUT 6 OUT 7 OUT 8 K
VE E C LOC K DAT A IN G ND LOG IC S UP P LY DAT A OUT S T R OB E OUT P UT E NAB LE VE E NO C ONNE C T . 1 S UB 2 3 4 5 6 7 8 9 S UB 10 NC NC 11 NO C ONNE C T . ST OE VDD C LK 19 18
LAT C HE S
20
OUT 1 OUT 2 OUT 3 OUT 4 OUT 5 OUT 6 OUT 7 OUT 8 K
S HIF T R E G IS T E R
17 16 15 14 13 12
Note the 18-pin DIP package and the SOIC packages are electrically identical and share common terminal number assignments.
Typical Application
Relay/solenoid driver using split supply
+5 V -15 V +30 V
1 S UB C LOC K S E R IAL DAT A IN 2 3 4 5 S E R IAL DAT A OUT S T R OB E OUT P UT E NAB LE 6 7 8 9 S UB ST OE V DD C LK S HIF T R E G IS T E R
18 17 16 LAT C HE S 15 14 13 12 11 10
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
6
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
Package A
18-pin DIP
Dimensions in Inches (controlling dimensions)
18 10 0.014 0.008
0.430 0.280 0.240
MAX
0.300
BSC
1
0.070 0.045
0.100 0.920 0.880
BSC
9
0.005
MIN
0.210
MAX
0.015
MIN
0.150 0.115 0.022 0.014
Dwg. MA-001-18A in
Dimensions in Millimeters (for reference only)
18 10 0.355 0.204
10.92 7.11 6.10
MAX
7.62
BSC
1
1.77 1.15
2.54 23.37 22.35
BSC
9
0.13
MIN
5.33
MAX
0.39
MIN
3.81 2.93 0.558 0.356
Dwg. MA-001-18A mm
NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative. 3. Lead thickness is measured at seating plane or below.
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
7
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
18-pin Wide Body SOIC
Dimensions in Inches (for reference only)
18 10 0.0125 0.0091
Package LW
0.2992 0.2914
0.419 0.394
0.050 0.016 0.020 0.013
1
2
3 0.4625 0.4469
0.050
BSC
0 TO 8
0.0926 0.1043 0.0040 MIN.
Dwg. MA-008-18A in
Dimensions in Millimeters (controlling dimensions)
18 10 0.32 0.23
7.60 7.40
10.65 10.00
1.27 0.40 0.51 0.33
1
2
3 11.75 11.35
1.27
BSC
0 TO 8
2.65 2.35 0.10 MIN.
Dwg. MA-008-18A mm
NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative.
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
8
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
20-pin Wide Body SOIC Dimensions in Inches (for reference only)
20 11 0.0125 0.0091
Package LW-20
0.2992 0.2914
0.419 0.394
0.050 0.016 0.020 0.013
1
2
3 0.5118 0.4961
0.050
BSC
0 TO 8
0.0926 0.1043 0.0040 MIN.
Dwg. MA-008-20 in
Dimensions in Millimeters (controlling dimensions)
20 11 0.32 0.23
7.60 7.40
10.65 10.00
1.27 0.40 0.51 0.33
1
2
3 13.00 12.60
1.27
BSC
0 TO 8
2.65 2.35 0.10 MIN.
Dwg. MA-008-20 mm
NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative.
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
9
Data Sheet 26185.114B
A6841
DABiC-5 8-Bit Serial Input Latched Sink Drivers
The products described here are manufactured under one or more U.S. patents or U.S. patents pending. Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.
Copyright(c)2004, 2005 AllegroMicrosystems, Inc.
www.allegromicro.com
115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000
10


▲Up To Search▲   

 
Price & Availability of A6841SA-T

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X